B B6802 Pages: 2 | Reg No.: Nam | e: | |--------------|----| |--------------|----| ## APJ ABDUL KALAM TECHNOLOGICAL UNIVERSITY SIXTH SEMESTER B.TECH DEGREE EXAMINATION, APRIL 2018 Course Code: EC304 Course Name: VLSI (EC) Max. Marks: 100 Duration: 3 Hours #### **PART A** Answer any two full questions, each carries 15 marks. Marks 1 a) Illustrate with diagram the principle of crystal growth by Czochralzki method. (5) b) What is photolithography? With diagram illustrate the steps involved in (5) photolithography process. c) A SiO<sub>2</sub> layer is grown by wet oxidation at 1000°C for 40 minutes followed by (5) dry oxidation for 1 hour at 1200°C. Determine the thickness of the oxide layer formed. For wet oxidation at 1000°C, B=0.29, B/A=1.27 and for dry oxidation at $1200^{\circ}$ C, B= 0.045, B/A= 1.120, $\tau = 0.027$ What is Deal Grove model of oxidation? What are linear and parabolic rate 2 a) (5) coefficients with reference to oxidation process? b) Explain the principle of molecular beam epitaxy, with schematic diagram of an (5) MBE system. What are its advantages and disadvantages? A silicon crystal is to be grown by Czochralski process and is to contain $5 \times 10^{15}$ (5) boron atoms/cm $^3$ . Given the segregation constant $k_0$ for Boron in silicon is 0.8. - boron atoms/cm<sup>3</sup>. Given the segregation constant k<sub>0</sub> for Boron in silicon is 0.8. Atomic weight of boron equals 10.81g/mole, density of silicon 2.22g/cm<sup>3</sup> and Avogadro number is 6.023×10<sup>23</sup> atoms/mole. (a) Determine the initial concentration of Boron in the melt to produce the required doping density. (b) If the initial amount of silicon in the crucible is 20kg, how many grams of Boron should be added to obtain the same doping? - 3 a) With schematic diagram and chemical reactions involved, illustrate wet and dry oxidation processes. (5) - b) Determine the ratio of Silicon consumed to the thickness of grown $SiO_2$ layer over silicon wafer. If $SiO_2$ layer of 0.2 $\mu$ m is to be grown, what would be the thickness of used up Silicon. Molecular weight of $SiO_2 = 60.08$ g.mole, density of $SiO_2 = 2.2$ g/cm<sup>3</sup>, atomic weight of Si=20.09 and density of Si=2.33g/cm<sup>3</sup> - c) What are the different methods of fabricating capacitors in integrated circuits? (5) Illustrate with diagrams. ### PART B #### Answer any two full questions, each carries 15 marks. - 4 a) What are the different types of power dissipation in a CMOS inverter? Derive (10) expression for the total power dissipation. - b) Realise a THE FUNCTION f= AB'C+A C(DE+A'B) using standard CMOS (5) logic. В | 5 | a) | Draw the circuit diagram and layout of a 4 input NAND gate. | (10) | |---|----|----------------------------------------------------------------------------------------------------------------------------------|------| | | b) | What is meant by pass transistor logic? What are the differences in transmission characteristics of N MOS and P MOS transistors? | (5) | | 6 | a) | Derive expression for the switching threshold of a CMOS inverter. | (5) | | | b) | What is layout design rule? What are the differences between $\lambda$ rule and micron rule? | (5) | | | c) | Draw the circuit diagram of an Ex-OR gate in pass transistor logic. | (5) | | | | | | B6802 # PART C Answer any two full questions, each carries 20 marks. - 7 a) Draw the circuit diagram and explain the principle of operation of a CMOS (10) based static RAM cell. Explain the read and write operations. What are the constraints on the sizes of transistors? b) With block diagram illustrate the principle of operation of a square root carry select adder. Estimate the delay of an n bit adder - 8 a) Draw circuit diagram of a full adder with not more than 28 transistors in (10) standard CMOS logic. - b) What is FPGA? What are its applications? With block diagram explain its (10) internal architecture? - 9 a) Draw the circuit diagram and explain the principle of operation of a one (10) transistor dynamic RAM cell. Explain the read, write and refresh operations. - b) With diagram illustrate the principle of operation of an array multiplier. Show (10) the critical path. Estimate the delay of the multiplier. \*\*\* Pages: 2